Go to file
Steve Hoover dcd5e407e3 \viz_alpha -> \viz_js
Added $ to missing signals VIZ.
2022-01-14 15:15:19 -05:00
lib \viz_alpha -> \viz_js 2022-01-14 15:15:19 -05:00
.gitignore Ignore .bak files. 2021-12-15 18:34:50 -05:00
LF_VIZ.png Added banner, course link, and next steps links. 2021-03-01 16:29:27 -05:00
README.md Added banner, course link, and next steps links. 2021-03-01 16:29:27 -05:00
risc-v_shell.tlv Updated m4+dmem(..) to have a single address argument. 2021-02-28 17:55:15 -05:00
risc-v_solutions.tlv Removed bug workaround. 2021-08-26 11:44:43 -04:00

README.md

Building a RISC-V CPU Core

Accompanying resources for the Building a RISC-V CPU Core EdX course by Steve Hoover of Redwood EDA, Linux Foundation, and RISC-V International.

VIZ

Welcome

Congratulations for taking this step to expand your knowledge of computer hardware.

At this time, there are no course corrections or platform issues to report. Please do let us know within the EdX platform if anything gets in your way. There's a great deal of infrastructure to maintain for the course, and we aim to keep it all running smoothly. Now, back to EdX.

RISC-V Starting-Point Code

To begin the first RISC-V lab, when instructed to do so, Ctrl-click this link to open starting-point code in makerchip.

RISC-V Reference Solution

In case you get stuck, we've got your back! These reference solutions (Ctrl-click) will help with syntax, etc. without handing you the answers.

Here's a pre-built logic diagram of the final CPU. Ctrl-click here to explore in its own tab.

Final Core

Finished!

Congratulations!!!

After completing this course, we hope you are inspired to continue your journey. These ideas might help: